Skip to content

Commit 76aa471

Browse files
authored
Revert "[MIPS] Add Scheduling model for MIPS i6400 and i6500 CPUs (#132704)" (#137767)
This reverts commit ffcca51.
1 parent 4bf356b commit 76aa471

File tree

3 files changed

+2
-561
lines changed

3 files changed

+2
-561
lines changed

llvm/lib/Target/Mips/Mips.td

+2-3
Original file line numberDiff line numberDiff line change
@@ -224,7 +224,6 @@ include "MipsRegisterBanks.td"
224224
include "MipsCombine.td"
225225

226226
// Avoid forward declaration issues.
227-
include "MipsScheduleI6400.td"
228227
include "MipsScheduleP5600.td"
229228
include "MipsScheduleGeneric.td"
230229

@@ -272,8 +271,8 @@ def : Proc<"mips64r6", [FeatureMips64r6]>;
272271
def : Proc<"octeon", [FeatureMips64r2, FeatureCnMips]>;
273272
def : Proc<"octeon+", [FeatureMips64r2, FeatureCnMips, FeatureCnMipsP]>;
274273
def : ProcessorModel<"p5600", MipsP5600Model, [ImplP5600]>;
275-
def : ProcessorModel<"i6400", MipsI6400Model, [ImplI6400]>;
276-
def : ProcessorModel<"i6500", MipsI6400Model, [ImplI6500]>;
274+
def : ProcessorModel<"i6400", NoSchedModel, [ImplI6400]>;
275+
def : ProcessorModel<"i6500", NoSchedModel, [ImplI6500]>;
277276

278277
def MipsAsmParser : AsmParser {
279278
let ShouldEmitMatchRegisterName = 0;

0 commit comments

Comments
 (0)