Skip to content

Commit d7a4803

Browse files
committed
Fix CI
1 parent 622f50e commit d7a4803

File tree

4 files changed

+6
-11
lines changed

4 files changed

+6
-11
lines changed

crates/core_arch/src/x86/avx.rs

-2
Original file line numberDiff line numberDiff line change
@@ -2436,8 +2436,6 @@ pub unsafe fn _mm256_set1_ps(a: f32) -> __m256 {
24362436
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm256_set1_epi8)
24372437
#[inline]
24382438
#[target_feature(enable = "avx")]
2439-
#[cfg_attr(test, assert_instr(vpshufb))]
2440-
#[cfg_attr(test, assert_instr(vinsertf128))]
24412439
// This intrinsic has no corresponding instruction.
24422440
#[stable(feature = "simd_x86", since = "1.27.0")]
24432441
pub unsafe fn _mm256_set1_epi8(a: i8) -> __m256i {

crates/core_arch/src/x86/avx2.rs

-1
Original file line numberDiff line numberDiff line change
@@ -3592,7 +3592,6 @@ pub unsafe fn _mm256_cvtsd_f64(a: __m256d) -> f64 {
35923592
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm256_cvtsi256_si32)
35933593
#[inline]
35943594
#[target_feature(enable = "avx2")]
3595-
//#[cfg_attr(test, assert_instr(movd))] FIXME
35963595
#[stable(feature = "simd_x86", since = "1.27.0")]
35973596
pub unsafe fn _mm256_cvtsi256_si32(a: __m256i) -> i32 {
35983597
simd_extract(a.as_i32x8(), 0)

crates/core_arch/src/x86/avx512bw.rs

+6-6
Original file line numberDiff line numberDiff line change
@@ -7386,7 +7386,7 @@ pub unsafe fn _mm_maskz_set1_epi16(k: __mmask8, a: i16) -> __m128i {
73867386
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm512_mask_set1_epi8&expand=4970)
73877387
#[inline]
73887388
#[target_feature(enable = "avx512bw")]
7389-
#[cfg_attr(test, assert_instr(vpbroadcastb))]
7389+
#[cfg_attr(test, assert_instr(vpbroadcast))]
73907390
pub unsafe fn _mm512_mask_set1_epi8(src: __m512i, k: __mmask64, a: i8) -> __m512i {
73917391
let r = _mm512_set1_epi8(a).as_i8x64();
73927392
transmute(simd_select_bitmask(k, r, src.as_i8x64()))
@@ -7397,7 +7397,7 @@ pub unsafe fn _mm512_mask_set1_epi8(src: __m512i, k: __mmask64, a: i8) -> __m512
73977397
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm512_maskz_set1_epi8&expand=4971)
73987398
#[inline]
73997399
#[target_feature(enable = "avx512bw")]
7400-
#[cfg_attr(test, assert_instr(vpbroadcastb))]
7400+
#[cfg_attr(test, assert_instr(vpbroadcast))]
74017401
pub unsafe fn _mm512_maskz_set1_epi8(k: __mmask64, a: i8) -> __m512i {
74027402
let r = _mm512_set1_epi8(a).as_i8x64();
74037403
let zero = _mm512_setzero_si512().as_i8x64();
@@ -7409,7 +7409,7 @@ pub unsafe fn _mm512_maskz_set1_epi8(k: __mmask64, a: i8) -> __m512i {
74097409
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm256_mask_set1_epi8&expand=4967)
74107410
#[inline]
74117411
#[target_feature(enable = "avx512bw,avx512vl")]
7412-
#[cfg_attr(test, assert_instr(vpbroadcastb))]
7412+
#[cfg_attr(test, assert_instr(vpbroadcast))]
74137413
pub unsafe fn _mm256_mask_set1_epi8(src: __m256i, k: __mmask32, a: i8) -> __m256i {
74147414
let r = _mm256_set1_epi8(a).as_i8x32();
74157415
transmute(simd_select_bitmask(k, r, src.as_i8x32()))
@@ -7420,7 +7420,7 @@ pub unsafe fn _mm256_mask_set1_epi8(src: __m256i, k: __mmask32, a: i8) -> __m256
74207420
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm256_maskz_set1_epi8&expand=4968)
74217421
#[inline]
74227422
#[target_feature(enable = "avx512bw,avx512vl")]
7423-
#[cfg_attr(test, assert_instr(vpbroadcastb))]
7423+
#[cfg_attr(test, assert_instr(vpbroadcast))]
74247424
pub unsafe fn _mm256_maskz_set1_epi8(k: __mmask32, a: i8) -> __m256i {
74257425
let r = _mm256_set1_epi8(a).as_i8x32();
74267426
let zero = _mm256_setzero_si256().as_i8x32();
@@ -7432,7 +7432,7 @@ pub unsafe fn _mm256_maskz_set1_epi8(k: __mmask32, a: i8) -> __m256i {
74327432
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm_mask_set1_epi8&expand=4964)
74337433
#[inline]
74347434
#[target_feature(enable = "avx512bw,avx512vl")]
7435-
#[cfg_attr(test, assert_instr(vpbroadcastb))]
7435+
#[cfg_attr(test, assert_instr(vpbroadcast))]
74367436
pub unsafe fn _mm_mask_set1_epi8(src: __m128i, k: __mmask16, a: i8) -> __m128i {
74377437
let r = _mm_set1_epi8(a).as_i8x16();
74387438
transmute(simd_select_bitmask(k, r, src.as_i8x16()))
@@ -7443,7 +7443,7 @@ pub unsafe fn _mm_mask_set1_epi8(src: __m128i, k: __mmask16, a: i8) -> __m128i {
74437443
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm_maskz_set1_epi8&expand=4965)
74447444
#[inline]
74457445
#[target_feature(enable = "avx512bw,avx512vl")]
7446-
#[cfg_attr(test, assert_instr(vpbroadcastb))]
7446+
#[cfg_attr(test, assert_instr(vpbroadcast))]
74477447
pub unsafe fn _mm_maskz_set1_epi8(k: __mmask16, a: i8) -> __m128i {
74487448
let r = _mm_set1_epi8(a).as_i8x16();
74497449
let zero = _mm_setzero_si128().as_i8x16();

crates/core_arch/src/x86/sse2.rs

-2
Original file line numberDiff line numberDiff line change
@@ -949,7 +949,6 @@ pub unsafe fn _mm_cvtps_epi32(a: __m128) -> __m128i {
949949
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm_cvtsi32_si128)
950950
#[inline]
951951
#[target_feature(enable = "sse2")]
952-
#[cfg_attr(all(test, target_arch = "x86_64"), assert_instr(movd))]
953952
#[stable(feature = "simd_x86", since = "1.27.0")]
954953
pub unsafe fn _mm_cvtsi32_si128(a: i32) -> __m128i {
955954
transmute(i32x4::new(a, 0, 0, 0))
@@ -960,7 +959,6 @@ pub unsafe fn _mm_cvtsi32_si128(a: i32) -> __m128i {
960959
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm_cvtsi128_si32)
961960
#[inline]
962961
#[target_feature(enable = "sse2")]
963-
#[cfg_attr(all(test, not(target_os = "windows")), assert_instr(movd))]
964962
#[stable(feature = "simd_x86", since = "1.27.0")]
965963
pub unsafe fn _mm_cvtsi128_si32(a: __m128i) -> i32 {
966964
simd_extract(a.as_i32x4(), 0)

0 commit comments

Comments
 (0)