@@ -7386,7 +7386,7 @@ pub unsafe fn _mm_maskz_set1_epi16(k: __mmask8, a: i16) -> __m128i {
7386
7386
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm512_mask_set1_epi8&expand=4970)
7387
7387
#[inline]
7388
7388
#[target_feature(enable = "avx512bw")]
7389
- #[cfg_attr(test, assert_instr(vpbroadcastb ))]
7389
+ #[cfg_attr(test, assert_instr(vpbroadcast ))]
7390
7390
pub unsafe fn _mm512_mask_set1_epi8(src: __m512i, k: __mmask64, a: i8) -> __m512i {
7391
7391
let r = _mm512_set1_epi8(a).as_i8x64();
7392
7392
transmute(simd_select_bitmask(k, r, src.as_i8x64()))
@@ -7397,7 +7397,7 @@ pub unsafe fn _mm512_mask_set1_epi8(src: __m512i, k: __mmask64, a: i8) -> __m512
7397
7397
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm512_maskz_set1_epi8&expand=4971)
7398
7398
#[inline]
7399
7399
#[target_feature(enable = "avx512bw")]
7400
- #[cfg_attr(test, assert_instr(vpbroadcastb ))]
7400
+ #[cfg_attr(test, assert_instr(vpbroadcast ))]
7401
7401
pub unsafe fn _mm512_maskz_set1_epi8(k: __mmask64, a: i8) -> __m512i {
7402
7402
let r = _mm512_set1_epi8(a).as_i8x64();
7403
7403
let zero = _mm512_setzero_si512().as_i8x64();
@@ -7409,7 +7409,7 @@ pub unsafe fn _mm512_maskz_set1_epi8(k: __mmask64, a: i8) -> __m512i {
7409
7409
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm256_mask_set1_epi8&expand=4967)
7410
7410
#[inline]
7411
7411
#[target_feature(enable = "avx512bw,avx512vl")]
7412
- #[cfg_attr(test, assert_instr(vpbroadcastb ))]
7412
+ #[cfg_attr(test, assert_instr(vpbroadcast ))]
7413
7413
pub unsafe fn _mm256_mask_set1_epi8(src: __m256i, k: __mmask32, a: i8) -> __m256i {
7414
7414
let r = _mm256_set1_epi8(a).as_i8x32();
7415
7415
transmute(simd_select_bitmask(k, r, src.as_i8x32()))
@@ -7420,7 +7420,7 @@ pub unsafe fn _mm256_mask_set1_epi8(src: __m256i, k: __mmask32, a: i8) -> __m256
7420
7420
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm256_maskz_set1_epi8&expand=4968)
7421
7421
#[inline]
7422
7422
#[target_feature(enable = "avx512bw,avx512vl")]
7423
- #[cfg_attr(test, assert_instr(vpbroadcastb ))]
7423
+ #[cfg_attr(test, assert_instr(vpbroadcast ))]
7424
7424
pub unsafe fn _mm256_maskz_set1_epi8(k: __mmask32, a: i8) -> __m256i {
7425
7425
let r = _mm256_set1_epi8(a).as_i8x32();
7426
7426
let zero = _mm256_setzero_si256().as_i8x32();
@@ -7432,7 +7432,7 @@ pub unsafe fn _mm256_maskz_set1_epi8(k: __mmask32, a: i8) -> __m256i {
7432
7432
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm_mask_set1_epi8&expand=4964)
7433
7433
#[inline]
7434
7434
#[target_feature(enable = "avx512bw,avx512vl")]
7435
- #[cfg_attr(test, assert_instr(vpbroadcastb ))]
7435
+ #[cfg_attr(test, assert_instr(vpbroadcast ))]
7436
7436
pub unsafe fn _mm_mask_set1_epi8(src: __m128i, k: __mmask16, a: i8) -> __m128i {
7437
7437
let r = _mm_set1_epi8(a).as_i8x16();
7438
7438
transmute(simd_select_bitmask(k, r, src.as_i8x16()))
@@ -7443,7 +7443,7 @@ pub unsafe fn _mm_mask_set1_epi8(src: __m128i, k: __mmask16, a: i8) -> __m128i {
7443
7443
/// [Intel's documentation](https://www.intel.com/content/www/us/en/docs/intrinsics-guide/index.html#text=_mm_maskz_set1_epi8&expand=4965)
7444
7444
#[inline]
7445
7445
#[target_feature(enable = "avx512bw,avx512vl")]
7446
- #[cfg_attr(test, assert_instr(vpbroadcastb ))]
7446
+ #[cfg_attr(test, assert_instr(vpbroadcast ))]
7447
7447
pub unsafe fn _mm_maskz_set1_epi8(k: __mmask16, a: i8) -> __m128i {
7448
7448
let r = _mm_set1_epi8(a).as_i8x16();
7449
7449
let zero = _mm_setzero_si128().as_i8x16();
0 commit comments